518 lines
27 KiB
C
518 lines
27 KiB
C
/********************************** (C) COPYRIGHT *******************************
|
|
* File Name : ch32v30x_tim.h
|
|
* Author : WCH
|
|
* Version : V1.0.0
|
|
* Date : 2021/06/06
|
|
* Description : This file contains all the functions prototypes for the
|
|
* TIM firmware library.
|
|
*********************************************************************************
|
|
* Copyright (c) 2021 Nanjing Qinheng Microelectronics Co., Ltd.
|
|
* Attention: This software (modified or not) and binary are used for
|
|
* microcontroller manufactured by Nanjing Qinheng Microelectronics.
|
|
*******************************************************************************/
|
|
#ifndef __CH32V30x_TIM_H
|
|
#define __CH32V30x_TIM_H
|
|
|
|
#ifdef __cplusplus
|
|
extern "C" {
|
|
#endif
|
|
|
|
#include "ch32v30x.h"
|
|
|
|
/* TIM Time Base Init structure definition */
|
|
typedef struct
|
|
{
|
|
uint16_t TIM_Prescaler; /* Specifies the prescaler value used to divide the TIM clock.
|
|
This parameter can be a number between 0x0000 and 0xFFFF */
|
|
|
|
uint16_t TIM_CounterMode; /* Specifies the counter mode.
|
|
This parameter can be a value of @ref TIM_Counter_Mode */
|
|
|
|
uint16_t TIM_Period; /* Specifies the period value to be loaded into the active
|
|
Auto-Reload Register at the next update event.
|
|
This parameter must be a number between 0x0000 and 0xFFFF. */
|
|
|
|
uint16_t TIM_ClockDivision; /* Specifies the clock division.
|
|
This parameter can be a value of @ref TIM_Clock_Division_CKD */
|
|
|
|
uint8_t TIM_RepetitionCounter; /* Specifies the repetition counter value. Each time the RCR downcounter
|
|
reaches zero, an update event is generated and counting restarts
|
|
from the RCR value (N).
|
|
This means in PWM mode that (N+1) corresponds to:
|
|
- the number of PWM periods in edge-aligned mode
|
|
- the number of half PWM period in center-aligned mode
|
|
This parameter must be a number between 0x00 and 0xFF.
|
|
@note This parameter is valid only for TIM1 and TIM8. */
|
|
} TIM_TimeBaseInitTypeDef;
|
|
|
|
/* TIM Output Compare Init structure definition */
|
|
typedef struct
|
|
{
|
|
uint16_t TIM_OCMode; /* Specifies the TIM mode.
|
|
This parameter can be a value of @ref TIM_Output_Compare_and_PWM_modes */
|
|
|
|
uint16_t TIM_OutputState; /* Specifies the TIM Output Compare state.
|
|
This parameter can be a value of @ref TIM_Output_Compare_state */
|
|
|
|
uint16_t TIM_OutputNState; /* Specifies the TIM complementary Output Compare state.
|
|
This parameter can be a value of @ref TIM_Output_Compare_N_state
|
|
@note This parameter is valid only for TIM1 and TIM8. */
|
|
|
|
uint16_t TIM_Pulse; /* Specifies the pulse value to be loaded into the Capture Compare Register.
|
|
This parameter can be a number between 0x0000 and 0xFFFF */
|
|
|
|
uint16_t TIM_OCPolarity; /* Specifies the output polarity.
|
|
This parameter can be a value of @ref TIM_Output_Compare_Polarity */
|
|
|
|
uint16_t TIM_OCNPolarity; /* Specifies the complementary output polarity.
|
|
This parameter can be a value of @ref TIM_Output_Compare_N_Polarity
|
|
@note This parameter is valid only for TIM1 and TIM8. */
|
|
|
|
uint16_t TIM_OCIdleState; /* Specifies the TIM Output Compare pin state during Idle state.
|
|
This parameter can be a value of @ref TIM_Output_Compare_Idle_State
|
|
@note This parameter is valid only for TIM1 and TIM8. */
|
|
|
|
uint16_t TIM_OCNIdleState; /* Specifies the TIM Output Compare pin state during Idle state.
|
|
This parameter can be a value of @ref TIM_Output_Compare_N_Idle_State
|
|
@note This parameter is valid only for TIM1 and TIM8. */
|
|
} TIM_OCInitTypeDef;
|
|
|
|
/* TIM Input Capture Init structure definition */
|
|
typedef struct
|
|
{
|
|
uint16_t TIM_Channel; /* Specifies the TIM channel.
|
|
This parameter can be a value of @ref TIM_Channel */
|
|
|
|
uint16_t TIM_ICPolarity; /* Specifies the active edge of the input signal.
|
|
This parameter can be a value of @ref TIM_Input_Capture_Polarity */
|
|
|
|
uint16_t TIM_ICSelection; /* Specifies the input.
|
|
This parameter can be a value of @ref TIM_Input_Capture_Selection */
|
|
|
|
uint16_t TIM_ICPrescaler; /* Specifies the Input Capture Prescaler.
|
|
This parameter can be a value of @ref TIM_Input_Capture_Prescaler */
|
|
|
|
uint16_t TIM_ICFilter; /* Specifies the input capture filter.
|
|
This parameter can be a number between 0x0 and 0xF */
|
|
} TIM_ICInitTypeDef;
|
|
|
|
/* BDTR structure definition */
|
|
typedef struct
|
|
{
|
|
uint16_t TIM_OSSRState; /* Specifies the Off-State selection used in Run mode.
|
|
This parameter can be a value of @ref OSSR_Off_State_Selection_for_Run_mode_state */
|
|
|
|
uint16_t TIM_OSSIState; /* Specifies the Off-State used in Idle state.
|
|
This parameter can be a value of @ref OSSI_Off_State_Selection_for_Idle_mode_state */
|
|
|
|
uint16_t TIM_LOCKLevel; /* Specifies the LOCK level parameters.
|
|
This parameter can be a value of @ref Lock_level */
|
|
|
|
uint16_t TIM_DeadTime; /* Specifies the delay time between the switching-off and the
|
|
switching-on of the outputs.
|
|
This parameter can be a number between 0x00 and 0xFF */
|
|
|
|
uint16_t TIM_Break; /* Specifies whether the TIM Break input is enabled or not.
|
|
This parameter can be a value of @ref Break_Input_enable_disable */
|
|
|
|
uint16_t TIM_BreakPolarity; /* Specifies the TIM Break Input pin polarity.
|
|
This parameter can be a value of @ref Break_Polarity */
|
|
|
|
uint16_t TIM_AutomaticOutput; /* Specifies whether the TIM Automatic Output feature is enabled or not.
|
|
This parameter can be a value of @ref TIM_AOE_Bit_Set_Reset */
|
|
} TIM_BDTRInitTypeDef;
|
|
|
|
/* TIM_Output_Compare_and_PWM_modes */
|
|
#define TIM_OCMode_Timing ((uint16_t)0x0000)
|
|
#define TIM_OCMode_Active ((uint16_t)0x0010)
|
|
#define TIM_OCMode_Inactive ((uint16_t)0x0020)
|
|
#define TIM_OCMode_Toggle ((uint16_t)0x0030)
|
|
#define TIM_OCMode_PWM1 ((uint16_t)0x0060)
|
|
#define TIM_OCMode_PWM2 ((uint16_t)0x0070)
|
|
|
|
/* TIM_One_Pulse_Mode */
|
|
#define TIM_OPMode_Single ((uint16_t)0x0008)
|
|
#define TIM_OPMode_Repetitive ((uint16_t)0x0000)
|
|
|
|
/* TIM_Channel */
|
|
#define TIM_Channel_1 ((uint16_t)0x0000)
|
|
#define TIM_Channel_2 ((uint16_t)0x0004)
|
|
#define TIM_Channel_3 ((uint16_t)0x0008)
|
|
#define TIM_Channel_4 ((uint16_t)0x000C)
|
|
|
|
/* TIM_Clock_Division_CKD */
|
|
#define TIM_CKD_DIV1 ((uint16_t)0x0000)
|
|
#define TIM_CKD_DIV2 ((uint16_t)0x0100)
|
|
#define TIM_CKD_DIV4 ((uint16_t)0x0200)
|
|
|
|
/* TIM_Counter_Mode */
|
|
#define TIM_CounterMode_Up ((uint16_t)0x0000)
|
|
#define TIM_CounterMode_Down ((uint16_t)0x0010)
|
|
#define TIM_CounterMode_CenterAligned1 ((uint16_t)0x0020)
|
|
#define TIM_CounterMode_CenterAligned2 ((uint16_t)0x0040)
|
|
#define TIM_CounterMode_CenterAligned3 ((uint16_t)0x0060)
|
|
|
|
/* TIM_Output_Compare_Polarity */
|
|
#define TIM_OCPolarity_High ((uint16_t)0x0000)
|
|
#define TIM_OCPolarity_Low ((uint16_t)0x0002)
|
|
|
|
/* TIM_Output_Compare_N_Polarity */
|
|
#define TIM_OCNPolarity_High ((uint16_t)0x0000)
|
|
#define TIM_OCNPolarity_Low ((uint16_t)0x0008)
|
|
|
|
/* TIM_Output_Compare_state */
|
|
#define TIM_OutputState_Disable ((uint16_t)0x0000)
|
|
#define TIM_OutputState_Enable ((uint16_t)0x0001)
|
|
|
|
/* TIM_Output_Compare_N_state */
|
|
#define TIM_OutputNState_Disable ((uint16_t)0x0000)
|
|
#define TIM_OutputNState_Enable ((uint16_t)0x0004)
|
|
|
|
/* TIM_Capture_Compare_state */
|
|
#define TIM_CCx_Enable ((uint16_t)0x0001)
|
|
#define TIM_CCx_Disable ((uint16_t)0x0000)
|
|
|
|
/* TIM_Capture_Compare_N_state */
|
|
#define TIM_CCxN_Enable ((uint16_t)0x0004)
|
|
#define TIM_CCxN_Disable ((uint16_t)0x0000)
|
|
|
|
/* Break_Input_enable_disable */
|
|
#define TIM_Break_Enable ((uint16_t)0x1000)
|
|
#define TIM_Break_Disable ((uint16_t)0x0000)
|
|
|
|
/* Break_Polarity */
|
|
#define TIM_BreakPolarity_Low ((uint16_t)0x0000)
|
|
#define TIM_BreakPolarity_High ((uint16_t)0x2000)
|
|
|
|
/* TIM_AOE_Bit_Set_Reset */
|
|
#define TIM_AutomaticOutput_Enable ((uint16_t)0x4000)
|
|
#define TIM_AutomaticOutput_Disable ((uint16_t)0x0000)
|
|
|
|
/* Lock_level */
|
|
#define TIM_LOCKLevel_OFF ((uint16_t)0x0000)
|
|
#define TIM_LOCKLevel_1 ((uint16_t)0x0100)
|
|
#define TIM_LOCKLevel_2 ((uint16_t)0x0200)
|
|
#define TIM_LOCKLevel_3 ((uint16_t)0x0300)
|
|
|
|
/* OSSI_Off_State_Selection_for_Idle_mode_state */
|
|
#define TIM_OSSIState_Enable ((uint16_t)0x0400)
|
|
#define TIM_OSSIState_Disable ((uint16_t)0x0000)
|
|
|
|
/* OSSR_Off_State_Selection_for_Run_mode_state */
|
|
#define TIM_OSSRState_Enable ((uint16_t)0x0800)
|
|
#define TIM_OSSRState_Disable ((uint16_t)0x0000)
|
|
|
|
/* TIM_Output_Compare_Idle_State */
|
|
#define TIM_OCIdleState_Set ((uint16_t)0x0100)
|
|
#define TIM_OCIdleState_Reset ((uint16_t)0x0000)
|
|
|
|
/* TIM_Output_Compare_N_Idle_State */
|
|
#define TIM_OCNIdleState_Set ((uint16_t)0x0200)
|
|
#define TIM_OCNIdleState_Reset ((uint16_t)0x0000)
|
|
|
|
/* TIM_Input_Capture_Polarity */
|
|
#define TIM_ICPolarity_Rising ((uint16_t)0x0000)
|
|
#define TIM_ICPolarity_Falling ((uint16_t)0x0002)
|
|
#define TIM_ICPolarity_BothEdge ((uint16_t)0x000A)
|
|
|
|
/* TIM_Input_Capture_Selection */
|
|
#define TIM_ICSelection_DirectTI ((uint16_t)0x0001) /* TIM Input 1, 2, 3 or 4 is selected to be
|
|
connected to IC1, IC2, IC3 or IC4, respectively */
|
|
#define TIM_ICSelection_IndirectTI ((uint16_t)0x0002) /* TIM Input 1, 2, 3 or 4 is selected to be
|
|
connected to IC2, IC1, IC4 or IC3, respectively. */
|
|
#define TIM_ICSelection_TRC ((uint16_t)0x0003) /* TIM Input 1, 2, 3 or 4 is selected to be connected to TRC. */
|
|
|
|
/* TIM_Input_Capture_Prescaler */
|
|
#define TIM_ICPSC_DIV1 ((uint16_t)0x0000) /* Capture performed each time an edge is detected on the capture input. */
|
|
#define TIM_ICPSC_DIV2 ((uint16_t)0x0004) /* Capture performed once every 2 events. */
|
|
#define TIM_ICPSC_DIV4 ((uint16_t)0x0008) /* Capture performed once every 4 events. */
|
|
#define TIM_ICPSC_DIV8 ((uint16_t)0x000C) /* Capture performed once every 8 events. */
|
|
|
|
/* TIM_interrupt_sources */
|
|
#define TIM_IT_Update ((uint16_t)0x0001)
|
|
#define TIM_IT_CC1 ((uint16_t)0x0002)
|
|
#define TIM_IT_CC2 ((uint16_t)0x0004)
|
|
#define TIM_IT_CC3 ((uint16_t)0x0008)
|
|
#define TIM_IT_CC4 ((uint16_t)0x0010)
|
|
#define TIM_IT_COM ((uint16_t)0x0020)
|
|
#define TIM_IT_Trigger ((uint16_t)0x0040)
|
|
#define TIM_IT_Break ((uint16_t)0x0080)
|
|
|
|
/* TIM_DMA_Base_address */
|
|
#define TIM_DMABase_CR1 ((uint16_t)0x0000)
|
|
#define TIM_DMABase_CR2 ((uint16_t)0x0001)
|
|
#define TIM_DMABase_SMCR ((uint16_t)0x0002)
|
|
#define TIM_DMABase_DIER ((uint16_t)0x0003)
|
|
#define TIM_DMABase_SR ((uint16_t)0x0004)
|
|
#define TIM_DMABase_EGR ((uint16_t)0x0005)
|
|
#define TIM_DMABase_CCMR1 ((uint16_t)0x0006)
|
|
#define TIM_DMABase_CCMR2 ((uint16_t)0x0007)
|
|
#define TIM_DMABase_CCER ((uint16_t)0x0008)
|
|
#define TIM_DMABase_CNT ((uint16_t)0x0009)
|
|
#define TIM_DMABase_PSC ((uint16_t)0x000A)
|
|
#define TIM_DMABase_ARR ((uint16_t)0x000B)
|
|
#define TIM_DMABase_RCR ((uint16_t)0x000C)
|
|
#define TIM_DMABase_CCR1 ((uint16_t)0x000D)
|
|
#define TIM_DMABase_CCR2 ((uint16_t)0x000E)
|
|
#define TIM_DMABase_CCR3 ((uint16_t)0x000F)
|
|
#define TIM_DMABase_CCR4 ((uint16_t)0x0010)
|
|
#define TIM_DMABase_BDTR ((uint16_t)0x0011)
|
|
#define TIM_DMABase_DCR ((uint16_t)0x0012)
|
|
|
|
/* TIM_DMA_Burst_Length */
|
|
#define TIM_DMABurstLength_1Transfer ((uint16_t)0x0000)
|
|
#define TIM_DMABurstLength_2Transfers ((uint16_t)0x0100)
|
|
#define TIM_DMABurstLength_3Transfers ((uint16_t)0x0200)
|
|
#define TIM_DMABurstLength_4Transfers ((uint16_t)0x0300)
|
|
#define TIM_DMABurstLength_5Transfers ((uint16_t)0x0400)
|
|
#define TIM_DMABurstLength_6Transfers ((uint16_t)0x0500)
|
|
#define TIM_DMABurstLength_7Transfers ((uint16_t)0x0600)
|
|
#define TIM_DMABurstLength_8Transfers ((uint16_t)0x0700)
|
|
#define TIM_DMABurstLength_9Transfers ((uint16_t)0x0800)
|
|
#define TIM_DMABurstLength_10Transfers ((uint16_t)0x0900)
|
|
#define TIM_DMABurstLength_11Transfers ((uint16_t)0x0A00)
|
|
#define TIM_DMABurstLength_12Transfers ((uint16_t)0x0B00)
|
|
#define TIM_DMABurstLength_13Transfers ((uint16_t)0x0C00)
|
|
#define TIM_DMABurstLength_14Transfers ((uint16_t)0x0D00)
|
|
#define TIM_DMABurstLength_15Transfers ((uint16_t)0x0E00)
|
|
#define TIM_DMABurstLength_16Transfers ((uint16_t)0x0F00)
|
|
#define TIM_DMABurstLength_17Transfers ((uint16_t)0x1000)
|
|
#define TIM_DMABurstLength_18Transfers ((uint16_t)0x1100)
|
|
|
|
/* TIM_DMA_sources */
|
|
#define TIM_DMA_Update ((uint16_t)0x0100)
|
|
#define TIM_DMA_CC1 ((uint16_t)0x0200)
|
|
#define TIM_DMA_CC2 ((uint16_t)0x0400)
|
|
#define TIM_DMA_CC3 ((uint16_t)0x0800)
|
|
#define TIM_DMA_CC4 ((uint16_t)0x1000)
|
|
#define TIM_DMA_COM ((uint16_t)0x2000)
|
|
#define TIM_DMA_Trigger ((uint16_t)0x4000)
|
|
|
|
/* TIM_External_Trigger_Prescaler */
|
|
#define TIM_ExtTRGPSC_OFF ((uint16_t)0x0000)
|
|
#define TIM_ExtTRGPSC_DIV2 ((uint16_t)0x1000)
|
|
#define TIM_ExtTRGPSC_DIV4 ((uint16_t)0x2000)
|
|
#define TIM_ExtTRGPSC_DIV8 ((uint16_t)0x3000)
|
|
|
|
/* TIM_Internal_Trigger_Selection */
|
|
#define TIM_TS_ITR0 ((uint16_t)0x0000)
|
|
#define TIM_TS_ITR1 ((uint16_t)0x0010)
|
|
#define TIM_TS_ITR2 ((uint16_t)0x0020)
|
|
#define TIM_TS_ITR3 ((uint16_t)0x0030)
|
|
#define TIM_TS_TI1F_ED ((uint16_t)0x0040)
|
|
#define TIM_TS_TI1FP1 ((uint16_t)0x0050)
|
|
#define TIM_TS_TI2FP2 ((uint16_t)0x0060)
|
|
#define TIM_TS_ETRF ((uint16_t)0x0070)
|
|
|
|
/* TIM_TIx_External_Clock_Source */
|
|
#define TIM_TIxExternalCLK1Source_TI1 ((uint16_t)0x0050)
|
|
#define TIM_TIxExternalCLK1Source_TI2 ((uint16_t)0x0060)
|
|
#define TIM_TIxExternalCLK1Source_TI1ED ((uint16_t)0x0040)
|
|
|
|
/* TIM_External_Trigger_Polarity */
|
|
#define TIM_ExtTRGPolarity_Inverted ((uint16_t)0x8000)
|
|
#define TIM_ExtTRGPolarity_NonInverted ((uint16_t)0x0000)
|
|
|
|
/* TIM_Prescaler_Reload_Mode */
|
|
#define TIM_PSCReloadMode_Update ((uint16_t)0x0000)
|
|
#define TIM_PSCReloadMode_Immediate ((uint16_t)0x0001)
|
|
|
|
/* TIM_Forced_Action */
|
|
#define TIM_ForcedAction_Active ((uint16_t)0x0050)
|
|
#define TIM_ForcedAction_InActive ((uint16_t)0x0040)
|
|
|
|
/* TIM_Encoder_Mode */
|
|
#define TIM_EncoderMode_TI1 ((uint16_t)0x0001)
|
|
#define TIM_EncoderMode_TI2 ((uint16_t)0x0002)
|
|
#define TIM_EncoderMode_TI12 ((uint16_t)0x0003)
|
|
|
|
/* TIM_Event_Source */
|
|
#define TIM_EventSource_Update ((uint16_t)0x0001)
|
|
#define TIM_EventSource_CC1 ((uint16_t)0x0002)
|
|
#define TIM_EventSource_CC2 ((uint16_t)0x0004)
|
|
#define TIM_EventSource_CC3 ((uint16_t)0x0008)
|
|
#define TIM_EventSource_CC4 ((uint16_t)0x0010)
|
|
#define TIM_EventSource_COM ((uint16_t)0x0020)
|
|
#define TIM_EventSource_Trigger ((uint16_t)0x0040)
|
|
#define TIM_EventSource_Break ((uint16_t)0x0080)
|
|
|
|
/* TIM_Update_Source */
|
|
#define TIM_UpdateSource_Global ((uint16_t)0x0000) /* Source of update is the counter overflow/underflow
|
|
or the setting of UG bit, or an update generation
|
|
through the slave mode controller. */
|
|
#define TIM_UpdateSource_Regular ((uint16_t)0x0001) /* Source of update is counter overflow/underflow. */
|
|
|
|
/* TIM_Output_Compare_Preload_State */
|
|
#define TIM_OCPreload_Enable ((uint16_t)0x0008)
|
|
#define TIM_OCPreload_Disable ((uint16_t)0x0000)
|
|
|
|
/* TIM_Output_Compare_Fast_State */
|
|
#define TIM_OCFast_Enable ((uint16_t)0x0004)
|
|
#define TIM_OCFast_Disable ((uint16_t)0x0000)
|
|
|
|
/* TIM_Output_Compare_Clear_State */
|
|
#define TIM_OCClear_Enable ((uint16_t)0x0080)
|
|
#define TIM_OCClear_Disable ((uint16_t)0x0000)
|
|
|
|
/* TIM_Trigger_Output_Source */
|
|
#define TIM_TRGOSource_Reset ((uint16_t)0x0000)
|
|
#define TIM_TRGOSource_Enable ((uint16_t)0x0010)
|
|
#define TIM_TRGOSource_Update ((uint16_t)0x0020)
|
|
#define TIM_TRGOSource_OC1 ((uint16_t)0x0030)
|
|
#define TIM_TRGOSource_OC1Ref ((uint16_t)0x0040)
|
|
#define TIM_TRGOSource_OC2Ref ((uint16_t)0x0050)
|
|
#define TIM_TRGOSource_OC3Ref ((uint16_t)0x0060)
|
|
#define TIM_TRGOSource_OC4Ref ((uint16_t)0x0070)
|
|
|
|
/* TIM_Slave_Mode */
|
|
#define TIM_SlaveMode_Reset ((uint16_t)0x0004)
|
|
#define TIM_SlaveMode_Gated ((uint16_t)0x0005)
|
|
#define TIM_SlaveMode_Trigger ((uint16_t)0x0006)
|
|
#define TIM_SlaveMode_External1 ((uint16_t)0x0007)
|
|
|
|
/* TIM_Master_Slave_Mode */
|
|
#define TIM_MasterSlaveMode_Enable ((uint16_t)0x0080)
|
|
#define TIM_MasterSlaveMode_Disable ((uint16_t)0x0000)
|
|
|
|
/* TIM_Flags */
|
|
#define TIM_FLAG_Update ((uint16_t)0x0001)
|
|
#define TIM_FLAG_CC1 ((uint16_t)0x0002)
|
|
#define TIM_FLAG_CC2 ((uint16_t)0x0004)
|
|
#define TIM_FLAG_CC3 ((uint16_t)0x0008)
|
|
#define TIM_FLAG_CC4 ((uint16_t)0x0010)
|
|
#define TIM_FLAG_COM ((uint16_t)0x0020)
|
|
#define TIM_FLAG_Trigger ((uint16_t)0x0040)
|
|
#define TIM_FLAG_Break ((uint16_t)0x0080)
|
|
#define TIM_FLAG_CC1OF ((uint16_t)0x0200)
|
|
#define TIM_FLAG_CC2OF ((uint16_t)0x0400)
|
|
#define TIM_FLAG_CC3OF ((uint16_t)0x0800)
|
|
#define TIM_FLAG_CC4OF ((uint16_t)0x1000)
|
|
|
|
/* TIM_Legacy */
|
|
#define TIM_DMABurstLength_1Byte TIM_DMABurstLength_1Transfer
|
|
#define TIM_DMABurstLength_2Bytes TIM_DMABurstLength_2Transfers
|
|
#define TIM_DMABurstLength_3Bytes TIM_DMABurstLength_3Transfers
|
|
#define TIM_DMABurstLength_4Bytes TIM_DMABurstLength_4Transfers
|
|
#define TIM_DMABurstLength_5Bytes TIM_DMABurstLength_5Transfers
|
|
#define TIM_DMABurstLength_6Bytes TIM_DMABurstLength_6Transfers
|
|
#define TIM_DMABurstLength_7Bytes TIM_DMABurstLength_7Transfers
|
|
#define TIM_DMABurstLength_8Bytes TIM_DMABurstLength_8Transfers
|
|
#define TIM_DMABurstLength_9Bytes TIM_DMABurstLength_9Transfers
|
|
#define TIM_DMABurstLength_10Bytes TIM_DMABurstLength_10Transfers
|
|
#define TIM_DMABurstLength_11Bytes TIM_DMABurstLength_11Transfers
|
|
#define TIM_DMABurstLength_12Bytes TIM_DMABurstLength_12Transfers
|
|
#define TIM_DMABurstLength_13Bytes TIM_DMABurstLength_13Transfers
|
|
#define TIM_DMABurstLength_14Bytes TIM_DMABurstLength_14Transfers
|
|
#define TIM_DMABurstLength_15Bytes TIM_DMABurstLength_15Transfers
|
|
#define TIM_DMABurstLength_16Bytes TIM_DMABurstLength_16Transfers
|
|
#define TIM_DMABurstLength_17Bytes TIM_DMABurstLength_17Transfers
|
|
#define TIM_DMABurstLength_18Bytes TIM_DMABurstLength_18Transfers
|
|
|
|
|
|
void TIM_DeInit(TIM_TypeDef* TIMx);
|
|
void TIM_TimeBaseInit(TIM_TypeDef* TIMx, TIM_TimeBaseInitTypeDef* TIM_TimeBaseInitStruct);
|
|
void TIM_OC1Init(TIM_TypeDef* TIMx, TIM_OCInitTypeDef* TIM_OCInitStruct);
|
|
void TIM_OC2Init(TIM_TypeDef* TIMx, TIM_OCInitTypeDef* TIM_OCInitStruct);
|
|
void TIM_OC3Init(TIM_TypeDef* TIMx, TIM_OCInitTypeDef* TIM_OCInitStruct);
|
|
void TIM_OC4Init(TIM_TypeDef* TIMx, TIM_OCInitTypeDef* TIM_OCInitStruct);
|
|
void TIM_ICInit(TIM_TypeDef* TIMx, TIM_ICInitTypeDef* TIM_ICInitStruct);
|
|
void TIM_PWMIConfig(TIM_TypeDef* TIMx, TIM_ICInitTypeDef* TIM_ICInitStruct);
|
|
void TIM_BDTRConfig(TIM_TypeDef* TIMx, TIM_BDTRInitTypeDef *TIM_BDTRInitStruct);
|
|
void TIM_TimeBaseStructInit(TIM_TimeBaseInitTypeDef* TIM_TimeBaseInitStruct);
|
|
void TIM_OCStructInit(TIM_OCInitTypeDef* TIM_OCInitStruct);
|
|
void TIM_ICStructInit(TIM_ICInitTypeDef* TIM_ICInitStruct);
|
|
void TIM_BDTRStructInit(TIM_BDTRInitTypeDef* TIM_BDTRInitStruct);
|
|
void TIM_Cmd(TIM_TypeDef* TIMx, FunctionalState NewState);
|
|
void TIM_CtrlPWMOutputs(TIM_TypeDef* TIMx, FunctionalState NewState);
|
|
void TIM_ITConfig(TIM_TypeDef* TIMx, uint16_t TIM_IT, FunctionalState NewState);
|
|
void TIM_GenerateEvent(TIM_TypeDef* TIMx, uint16_t TIM_EventSource);
|
|
void TIM_DMAConfig(TIM_TypeDef* TIMx, uint16_t TIM_DMABase, uint16_t TIM_DMABurstLength);
|
|
void TIM_DMACmd(TIM_TypeDef* TIMx, uint16_t TIM_DMASource, FunctionalState NewState);
|
|
void TIM_InternalClockConfig(TIM_TypeDef* TIMx);
|
|
void TIM_ITRxExternalClockConfig(TIM_TypeDef* TIMx, uint16_t TIM_InputTriggerSource);
|
|
void TIM_TIxExternalClockConfig(TIM_TypeDef* TIMx, uint16_t TIM_TIxExternalCLKSource,
|
|
uint16_t TIM_ICPolarity, uint16_t ICFilter);
|
|
void TIM_ETRClockMode1Config(TIM_TypeDef* TIMx, uint16_t TIM_ExtTRGPrescaler, uint16_t TIM_ExtTRGPolarity,
|
|
uint16_t ExtTRGFilter);
|
|
void TIM_ETRClockMode2Config(TIM_TypeDef* TIMx, uint16_t TIM_ExtTRGPrescaler,
|
|
uint16_t TIM_ExtTRGPolarity, uint16_t ExtTRGFilter);
|
|
void TIM_ETRConfig(TIM_TypeDef* TIMx, uint16_t TIM_ExtTRGPrescaler, uint16_t TIM_ExtTRGPolarity,
|
|
uint16_t ExtTRGFilter);
|
|
void TIM_PrescalerConfig(TIM_TypeDef* TIMx, uint16_t Prescaler, uint16_t TIM_PSCReloadMode);
|
|
void TIM_CounterModeConfig(TIM_TypeDef* TIMx, uint16_t TIM_CounterMode);
|
|
void TIM_SelectInputTrigger(TIM_TypeDef* TIMx, uint16_t TIM_InputTriggerSource);
|
|
void TIM_EncoderInterfaceConfig(TIM_TypeDef* TIMx, uint16_t TIM_EncoderMode,
|
|
uint16_t TIM_IC1Polarity, uint16_t TIM_IC2Polarity);
|
|
void TIM_ForcedOC1Config(TIM_TypeDef* TIMx, uint16_t TIM_ForcedAction);
|
|
void TIM_ForcedOC2Config(TIM_TypeDef* TIMx, uint16_t TIM_ForcedAction);
|
|
void TIM_ForcedOC3Config(TIM_TypeDef* TIMx, uint16_t TIM_ForcedAction);
|
|
void TIM_ForcedOC4Config(TIM_TypeDef* TIMx, uint16_t TIM_ForcedAction);
|
|
void TIM_ARRPreloadConfig(TIM_TypeDef* TIMx, FunctionalState NewState);
|
|
void TIM_SelectCOM(TIM_TypeDef* TIMx, FunctionalState NewState);
|
|
void TIM_SelectCCDMA(TIM_TypeDef* TIMx, FunctionalState NewState);
|
|
void TIM_CCPreloadControl(TIM_TypeDef* TIMx, FunctionalState NewState);
|
|
void TIM_OC1PreloadConfig(TIM_TypeDef* TIMx, uint16_t TIM_OCPreload);
|
|
void TIM_OC2PreloadConfig(TIM_TypeDef* TIMx, uint16_t TIM_OCPreload);
|
|
void TIM_OC3PreloadConfig(TIM_TypeDef* TIMx, uint16_t TIM_OCPreload);
|
|
void TIM_OC4PreloadConfig(TIM_TypeDef* TIMx, uint16_t TIM_OCPreload);
|
|
void TIM_OC1FastConfig(TIM_TypeDef* TIMx, uint16_t TIM_OCFast);
|
|
void TIM_OC2FastConfig(TIM_TypeDef* TIMx, uint16_t TIM_OCFast);
|
|
void TIM_OC3FastConfig(TIM_TypeDef* TIMx, uint16_t TIM_OCFast);
|
|
void TIM_OC4FastConfig(TIM_TypeDef* TIMx, uint16_t TIM_OCFast);
|
|
void TIM_ClearOC1Ref(TIM_TypeDef* TIMx, uint16_t TIM_OCClear);
|
|
void TIM_ClearOC2Ref(TIM_TypeDef* TIMx, uint16_t TIM_OCClear);
|
|
void TIM_ClearOC3Ref(TIM_TypeDef* TIMx, uint16_t TIM_OCClear);
|
|
void TIM_ClearOC4Ref(TIM_TypeDef* TIMx, uint16_t TIM_OCClear);
|
|
void TIM_OC1PolarityConfig(TIM_TypeDef* TIMx, uint16_t TIM_OCPolarity);
|
|
void TIM_OC1NPolarityConfig(TIM_TypeDef* TIMx, uint16_t TIM_OCNPolarity);
|
|
void TIM_OC2PolarityConfig(TIM_TypeDef* TIMx, uint16_t TIM_OCPolarity);
|
|
void TIM_OC2NPolarityConfig(TIM_TypeDef* TIMx, uint16_t TIM_OCNPolarity);
|
|
void TIM_OC3PolarityConfig(TIM_TypeDef* TIMx, uint16_t TIM_OCPolarity);
|
|
void TIM_OC3NPolarityConfig(TIM_TypeDef* TIMx, uint16_t TIM_OCNPolarity);
|
|
void TIM_OC4PolarityConfig(TIM_TypeDef* TIMx, uint16_t TIM_OCPolarity);
|
|
void TIM_CCxCmd(TIM_TypeDef* TIMx, uint16_t TIM_Channel, uint16_t TIM_CCx);
|
|
void TIM_CCxNCmd(TIM_TypeDef* TIMx, uint16_t TIM_Channel, uint16_t TIM_CCxN);
|
|
void TIM_SelectOCxM(TIM_TypeDef* TIMx, uint16_t TIM_Channel, uint16_t TIM_OCMode);
|
|
void TIM_UpdateDisableConfig(TIM_TypeDef* TIMx, FunctionalState NewState);
|
|
void TIM_UpdateRequestConfig(TIM_TypeDef* TIMx, uint16_t TIM_UpdateSource);
|
|
void TIM_SelectHallSensor(TIM_TypeDef* TIMx, FunctionalState NewState);
|
|
void TIM_SelectOnePulseMode(TIM_TypeDef* TIMx, uint16_t TIM_OPMode);
|
|
void TIM_SelectOutputTrigger(TIM_TypeDef* TIMx, uint16_t TIM_TRGOSource);
|
|
void TIM_SelectSlaveMode(TIM_TypeDef* TIMx, uint16_t TIM_SlaveMode);
|
|
void TIM_SelectMasterSlaveMode(TIM_TypeDef* TIMx, uint16_t TIM_MasterSlaveMode);
|
|
void TIM_SetCounter(TIM_TypeDef* TIMx, uint16_t Counter);
|
|
void TIM_SetAutoreload(TIM_TypeDef* TIMx, uint16_t Autoreload);
|
|
void TIM_SetCompare1(TIM_TypeDef* TIMx, uint16_t Compare1);
|
|
void TIM_SetCompare2(TIM_TypeDef* TIMx, uint16_t Compare2);
|
|
void TIM_SetCompare3(TIM_TypeDef* TIMx, uint16_t Compare3);
|
|
void TIM_SetCompare4(TIM_TypeDef* TIMx, uint16_t Compare4);
|
|
void TIM_SetIC1Prescaler(TIM_TypeDef* TIMx, uint16_t TIM_ICPSC);
|
|
void TIM_SetIC2Prescaler(TIM_TypeDef* TIMx, uint16_t TIM_ICPSC);
|
|
void TIM_SetIC3Prescaler(TIM_TypeDef* TIMx, uint16_t TIM_ICPSC);
|
|
void TIM_SetIC4Prescaler(TIM_TypeDef* TIMx, uint16_t TIM_ICPSC);
|
|
void TIM_SetClockDivision(TIM_TypeDef* TIMx, uint16_t TIM_CKD);
|
|
uint16_t TIM_GetCapture1(TIM_TypeDef* TIMx);
|
|
uint16_t TIM_GetCapture2(TIM_TypeDef* TIMx);
|
|
uint16_t TIM_GetCapture3(TIM_TypeDef* TIMx);
|
|
uint16_t TIM_GetCapture4(TIM_TypeDef* TIMx);
|
|
uint16_t TIM_GetCounter(TIM_TypeDef* TIMx);
|
|
uint16_t TIM_GetPrescaler(TIM_TypeDef* TIMx);
|
|
FlagStatus TIM_GetFlagStatus(TIM_TypeDef* TIMx, uint16_t TIM_FLAG);
|
|
void TIM_ClearFlag(TIM_TypeDef* TIMx, uint16_t TIM_FLAG);
|
|
ITStatus TIM_GetITStatus(TIM_TypeDef* TIMx, uint16_t TIM_IT);
|
|
void TIM_ClearITPendingBit(TIM_TypeDef* TIMx, uint16_t TIM_IT);
|
|
|
|
#ifdef __cplusplus
|
|
}
|
|
#endif
|
|
|
|
#endif
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|